# AppNote AN3101-09: S/Mux Receiver for ADAT® Optical Protocol By Shultz Wang

## Introduction

The ADAT® Optical protocol allows the transmission of eight 24-bit channels at a sample rate of 48kHz down a single connection. With the advent of 96kHz sampling rates, it became necessary to expand the protocol to allow the transmission of higher data rates down the same pipeline and thus retain some backwards compatibility. The February 2001 addendum to the ADAT® protocol defined the changes which allowed this expansion. This method of transmitting four 24-bit 96kHz channels down the same ADAT® pipeline has been dubbed S/Mux by the audio community.

After an examination of the addendum, it became clear that an S/Mux receiver may be implemented on a DSP-1K by reading the reordered channels from an OptoRec on its input pins, reconstructing the bitstreams, and directly writing the 96kHz data on its output pins.

## Algorithm

Pseudocode:

```
Repeat (4) {
        Repeat (24) {
               Isolate bit i of channel j
                Direct write bit i to output
```

The DSP-1K assembly code basically follows the pseudocode above, with the addition of NOPs padding for timing purposes. The assembly code is written such that it sends out 4 channels of 96kHz data on the pins OUT0 and OUT1, and the input pins IN0..IN3 may be connected directly to pins OUT1/2..OUT7/8 on an OptoRec for an instant S/Mux receiver solution.

\* Note: Since the DSP-1K takes in a 48kHz clock rate, it will be up to the user to provide it a 48kHz clock with a correct phase relation to the 96kHz data. Both the DSP-1K and the OptoGen should be fed the same 48kHz wordclock to keep them synchronized. Be sure to check the USER2 pin of the OptoRec to ensure that the received data is indeed in S/Mux mode.

## Source code

```
; Application Note AN3101-10: S/Mux receiver for ADAT® optical protocol
                   By Shultz Wang
; Version 1.0 - Oct 16 2003
; Delay read until middle of 6MHz bitclock for 96kHz datastream
; First quarter of 48kHz wordclock continued
             ; Repeat the following block 23 times (not shown), each time after
             ; the first right shifting the values marked with an "\ast" by 1 bit.
cm
      1.0
                   $400
                                ; Read $Ch0L0
      $0400000*
                                ; AND out bit 22 of $Ch0L0
andc
                   $0100000
                                ; Set OutO bit if not zero
С
      !z
      1.0
                   $404
xcm
                                ; B=Out0, read $Ch1L0
      $0400000*
andc
                                ; AND out bit 22 of $Ch1L0
                   $0200000
                                ; Set Outl bit if not zero
C
      !z
cab
      1.0
                                 Combine bits
sca
      1.0
                   $423
                                ; Write Outl and Out0
             ; End repeated block
cb
      0.0
                         ; NOP
      0.0
                         ; NOP
cb
cb
      0.0
                         ; NOP
                   $423
sca
      1.0
                        ; Return output pins to 0
             ; Repeat the following NOP 56 times (not shown)
      0.0
cb
                         ; NOP
; Second quarter of 48kHz wordclock
             ; Repeat the following block 24 times (not shown), each time after
             ; the first right shifting the values marked with an "*" by 1 bit.
      1.0
                   $402
                                ; Read $ChORO
cm
      $0800000*
                                ; AND out bit 23 of $ChORO
andc
                   $0100000
                                ; Set OutO bit if not zero
C
      !z
xcm
      1.0
                   $406
                                ; B=Out0, read $Ch1R0
      $0800000*
andc
                                ; AND out bit 23 of $Ch1R0
                   $0200000
                                ; Set Out1 bit if not zero
С
      !z
cab
      1.0
                                ; Combine bits
sca
      1.0
                   $423
                                ; Write Out1 and Out0
             ; End repeated block
      0.0
                         ; NOP
cb
      0.0
                         ; NOP
cb
cb
      0.0
                         ; NOP
                        ; Return output pins to 0
sca
      1.0
             ; Repeat the following NOP 56 times (not shown)
                         ; NOP
cb
      0.0
```

```
; Third quarter of 48kHz wordclock
             ; Repeat the following block 24 times (not shown), each time after
             ; the first right shifting the values marked with an "*" by 1 bit.
      1.0
                                ; Read $Ch0L1
cm
      $0800000*
                                ; AND out bit 23 of $ChOL1
andc
                   $0100000
                                ; Set OutO bit if not zero
      !z
                                ; B=Out0, read $Ch1L1
      1.0
                   $405
xcm
      $0800000*
                                ; AND out bit 23 of $Ch1L1
andc
      !z
                   $0200000
                                ; Set Out1 bit if not zero
cab
      1.0
                                ; Combine bits
      1.0
                   $423
                                ; Write Out1 and Out0
sca
             ; End repeated block
cb
      0.0
                          ; NOP
cb
      0.0
                          ; NOP
      0.0
cb
                          ; NOP
cb
      0.0
                          ; NOP
      0.0
cb
                          ; NOP
cb
      0.0
                          ; NOP
      0.0
cb
                          ; NOP
                   $423
sca
      1.0
                        ; Return output pins to 0
             ; Repeat the following NOP 56 times (not shown)
cb
      0.0
                          ; NOP
; Fourth quarter of 48kHz wordclock
             ; Repeat the following block 24 times (not shown), each time after
             ; the first right shifting the values marked with an "*" by 1 bit.
      1.0
                   $403
                                ; Read $ChOR1
cm
      $0800000
                                ; AND out bit 23 of $ChOR1
andc
C
      !z
                   $0100000
                                ; Set OutO bit if not zero
      1.0
                                ; B=Out0, read $Ch1R1
xcm
                   $407
      $0800000
                                ; AND out bit 23 of $Ch1R1
andc
      !z
                   $0200000
                                ; Set Out1 bit if not zero
C
      1.0
                                ; Combine bits
cab
                   $423
sca
      1.0
                                ; Write Outl and Out0
             ; End repeated block
      0.0
                          ; NOP
cb
cb
      0.0
                          ; NOP
                          ; NOP
cb
      0.0
cb
      0.0
                          ; NOP
cb
      0.0
                          ; NOP
cb
      0.0
                          ; NOP
cb
      0.0
                          ; NOP
      1.0
                   $423
                         ; Return output pins to 0
sca
             ; Repeat the following NOP 40 times (not shown)
cb
      0.0
                         ; NOP
; Read Ch7-0 into registers
                   $410
cm
      1.0
                   $400
      1.0
sca
      1.0
                   $411
cm
      1.0
                   $401
sca
cm
      1.0
                   $412
                   $402
sca
      1.0
                   $413
      1.0
cm
sca
      1.0
                   $403
      1.0
                   $414
cm
                   $404
sca
      1.0
```



| cm  | 1.0 | \$415 |
|-----|-----|-------|
| sca | 1.0 | \$405 |
| cm  | 1.0 | \$416 |
| sca | 1.0 | \$406 |
| cm  | 1.0 | \$417 |
| sca | 1.0 | \$407 |

; First quarter of 48kHz wordclock

| cm   | 1.0<br>\$0800000 | \$400     |   | Read \$Ch0L0 AND out bit 23 of \$Ch0L0 |
|------|------------------|-----------|---|----------------------------------------|
| ande | \$0800000        |           | , | AND OUL DIE 23 OF SCHOLO               |
| C    | ! z              | \$0100000 | ; | Set OutO bit if not zero               |
| xcm  | 1.0              | \$404     | ; | B=Out0, read \$Ch1L0                   |
| andc | \$0800000        |           | ; | AND out bit 23 of \$Ch1L0              |
| С    | ! z              | \$0200000 | ; | Set Out1 bit if not zero               |
| cab  | 1.0              |           | ; | Combine bits                           |
| sca  | 1.0              | \$423     | ; | Write Outl and OutO                    |

### **NOTICE**

Wavefront Semiconductor reserves the right to make changes to their products or to discontinue any product or service without notice. All products are sold subject to terms and conditions of sale supplied at the time of order acknowledgement. Wavefront Semiconductor assumes no responsibility for the use of any circuits described herein, conveys no license under any patent or other right, and makes no representation that the circuits are free of patent infringement. Information contained herein is only for illustration purposes and may vary depending upon a user's specific application. While the information in this publication has been carefully checked, no responsibility is assumed for inaccuracies.

Wavefront Semiconductor products are not designed for use in applications which involve potential risks of death, personal injury, or severe property or environmental damage or life support applications where the failure or malfunction of the product can reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness.

All trademarks and registered trademarks are property of their respective owners.

### **Contact Information:**

Wavefront Semiconductor 200 Scenic View Drive Cumberland, RI 02864 U.S.A. Tel: +1 401 658-3670 Fax: +1 401 658-3680

On the web at www.wavefrontsemi.com Email: info@wavefrontsemi.com

Copyright © 2005 Wavefront Semiconductor Application note revised March, 2005

Reproduction, in part or in whole, without the prior written consent of Wavefront Semiconductor is prohibited.